# Development Board EPC9004C Quick Start Guide

200 V Half-bridge with Gate Drive, Using EPC2012C

**Revision 4.1** 



### **DESCRIPTION**

The EPC9004C is a half bridge development board with onboard gate driver, featuring the 200 V rated EPC2012C GaN field effect transistor (FET). The purpose of this development board is to simplify the evaluation process of the EPC2012C by including all the critical components on a single board that can be easily connected into the majority of existing converter topologies.

The EPC9004C evaluation board measures 2" x 2" and contains two EPC2012C GaN FETs in a half bridge configuration. The EPC9004C features the On-Semi NCP51820 gate driver. The board also contains all critical components and the layout supports optimal switching performance. There are also various probe points to facilitate simple waveform measurement and efficiency calculation. A block diagram of the circuit is given in figure 1.

For more information on **EPC2012C** please refer to the datasheet available from EPC at **www.epc-co.com**. The datasheet should be read in conjunction with this quick start guide.

Front view

Table 1: Performance Summary ( $T_A = 25^{\circ}$ C) EPC9004C

| Symbol           | Parameter                                           | Conditions                                    | Min | Nominal | Max | Units |
|------------------|-----------------------------------------------------|-----------------------------------------------|-----|---------|-----|-------|
| V <sub>DD</sub>  | Gate Drive Input<br>Supply Range                    |                                               | 10  |         | 12  | ٧     |
| V <sub>IN</sub>  | Bus Input Voltage<br>Range <sup>(1)</sup>           |                                               |     |         | 160 |       |
| I <sub>OUT</sub> | Switch Node Output<br>Current (2)                   |                                               |     |         | 2   | Α     |
| V                | PWM Logic Input                                     | Input 'High'                                  | 3.5 |         | 5.5 | ٧     |
| V <sub>PWM</sub> | Voltage Threshold (3)                               | Input 'Low'                                   | 0   |         | 1.5 |       |
| .,               | Enable Logic Input<br>Voltage Threshold (3)         | Input 'High'                                  | 3.5 |         | 5.5 | V     |
| V <sub>EN</sub>  |                                                     | Input 'Low'                                   | 0   |         | 1.5 |       |
|                  | PWM 'High' State<br>Input Pulse Width               | V <sub>PWM</sub> rise and fall<br>time < 10ns | 50  |         |     | ns    |
|                  | PWM 'Low' State<br>Input Pulse Width <sup>(4)</sup> | V <sub>PWM</sub> rise and fall<br>time < 10ns | 200 |         |     |       |

- (1) Maximum input voltage depends on inductive loading, maximum switch node ringing must be kept under 200 V for EPC2012C.
- (2) Maximum current depends on die temperature actual maximum current is affected by switching frequency, bus voltage and thermal cooling.
- (3) When using the on board logic buffers, refer to the NCP51820 datasheet when bypassing the logic buffers.
- (4) Limited by time needed to 'refresh' high side bootstrap supply voltage.



**Back view** 

#### **EPC9004C development board** $D_{BTST}$ V<sub>DD</sub> O O V<sub>IN</sub> **Gate driver** $\mathsf{C}_{\mathsf{Bypass}}$ Gate drive LD0 regulator LD0 5 V EN Level EN O shift Out Hin Logic and PWM1 O Logic Lin dead-time LD0 adjust DT PWM2 O Level shift GND O O PGND \* Default - Independent PWM GND jumper No-X conduction protection

Figure 1: Block diagram of EPC9004C development board

## **QUICK START PROCEDURE**

The EPC9004C development board is easy to set up as a buck or boost converter to evaluate the performance of two EPC2012C eGaN FETs. In addition to the deadtime features of the NCP51820 gate driver, this board includes a dead-time generating circuit that adds a delay from when the gate signal of one FET is commanded to turn off, to when the gate signal of the other FET is commanded to turn on. In the default configuration, the NCP51820 gate driver is set mode D (no-dead time, no-cross conduction protection - refer to datasheet for NCP51820) and the dead time circuit thus ensures that both the high and low side FETs will not be turned on at the same time thus preventing a shoot-through condition. The dead-time and/or polarity changing circuits can be utilized or bypassed for added versatility.

#### Single/dual PWM signal input settings

There are two PWM signal input ports on the board, PWM1 and PWM2. Both input ports are used as inputs in dual-input mode where PWM1 connects to the upper FET and PWM2 connects to the lower FET. The PWM1 input port is used as the input in single-input mode where the circuit will generate the required complementary PWM for the FETs. The input mode is set by choosing the appropriate jumper positions for J630 (mode selection) as shown in figure 2(a) for a **single-input buck converter** (**blue** jumper across pins 1 & 2 of J630), (b) for a **single-input boost converter** (**blue** jumpers across pins 3 & 4 of J630), and (c) for a **dual-input operation** (**blue** jumpers across pins 5 & 6 of J630).

**Note**: In dual mode there is no shoot-through protection as both gate signals can be set high at the same time. Refer to the NCP51820 datasheet for details on setting the dead time using R84 and R86.

# **Dead-time settings**

Dead-time is defined as the time between when one FET turns off and the other FET turns on, and for this board is referenced to the input of the gate driver. The dead-time can be set to a specific value where resistor R620 delays the turn on of the upper FET and resistor R625 delays the turn on of the lower FET as illustrated in figure 3.

The required resistance for the desired dead-time setting can be read off the graph in figure 4. An example for 10 ns dead-time setting shows that a  $120 \Omega$  resistor is needed.

**Note**: This is the default deadtime and resistor value installed. A minimum dead-time of is 5 ns and maximum of 15 ns is recommended.

#### **Bypass settings**

Both the polarity changer and the deadtime circuits can be bypassed using the jumper settings on J640 (Bypass), for direct access to the gate driver input. There are three bypass options: 1) No bypass, 2) Dead-time bypass, 3) Full bypass. The jumper positions for J640 for all three bypass options are shown in figure 5.



Figure 5: Bypass mode Jumper settings for J640



Figure 2: Input mode selection on J630



Figure 3: Definition of dead-time between the upper-FET gate signal (DTQup) and the lower-FET gate signal (DTQlow)



Figure 4: The required resistance values for R620 or R625 as a function of desired dead-time

In **no-bypass mode**, figure 5(a) (**red** jumper across pins 5 & 6 of J640), both the on-board polarity and dead-time circuits are fully utilized.

In *dead-time bypass mode*, figure 5(b) (red jumpers across pins 3 & 4 of J640), only the on-board polarity changer circuit is utilized, effectively bypassing the dead-time circuit.

In *full bypass mode*, Figure 5(c) (red jumper across pins 1 & 2 of J640), the inputs to the gate driver are directly connected to the PWM1 and PWM2 pins and the on-board polarity and dead-time circuits are not utilized. Furthermore, the dead-time settings for the NCP51820 gate driver can now be utilized by placing the NCP51820 gate driver in either Mode B or C. This can be done by changing the values of or installing the following components: R84, R86 and C87. Refer to the NCP51820 datasheet for details.

## Bypass mode warnings

- It is important to provide the correct PWM signals that includes dead-time and polarity for either buck or boost operation when making use of bypass modes.
- When operating in *full bypass mode*, the input signal specifications revert to that of the NCP51820 gate driver IC. Refer to the NCP51820 datasheet for details.
- It is not recommended to utilize both on board and gate driver dead-time settings simultaneously.datasheet for details.

#### **Enable Function**

An enable input is available, shown in figure 1, that can be used to turn off both FETs regardless of operating mode. Refer to the NCP51820 datasheet for additional details. If this function is not needed, then leave the connection (J81) empty and the gate driver will be enabled (default setting). Figure 6 shows three configurations that can be used for the enable function:

- a) Using a shorting jumper or switch. When the enable terminals (J81) are shorted together, the gate driver will be disabled. When the enable terminals (J81) are open, then the gate driver will be enabled.
- b) Using a transistor as a switch. This configuration is similar to (a) except that an open collector/drain transistor, such as a MOSFET or BJT, is used instead of a mechanical switch. The transistor must be rated to at least 10 V and be able to carry at least 20 mA. Note that pin 1 of the enable function (J81) is connected to the ground of the development board and hence the corresponding drive voltage/current needs to be referenced to the same ground.
- c) Using a voltage source to drive the enable function. In this configuration a voltage source directly drives the enable/disable function. When the applied voltage exceeds 3.5 V then the gate driver will be enabled. When the drive voltage falls below 1.5 V then the gate driver will be disabled. The voltage source must be capable of sinking and sourcing at least 20 mA. Warning: In this configuration do not exceed the input voltage ratings of the gate driver. Refer to the NCP51820 datasheet for additional details.







Figure 6: Enable function configurations

### **Buck converter configuration**

To operate the board as a buck converter, either a single or dual PWM inputs can be chosen using the appropriate jumper settings on J630 (mode).

To select **Single Input Buck Mode**, the bypass jumper J640 <u>must</u> be set to the **no-bypass mode**, the **buck mode** J630 <u>must</u> be selected as shown in figure 7(a).

To select **Dual Input Buck Mode**, the bypass jumper J640 <u>may</u> be configured to any of the valid settings, the dual-input mode J630 <u>must</u> be selected as shown in figure 7(b).

**Note**: It is important to provide the correct PWM signals that includes dead-time and polarity when operating in bypass mode.

Once the input source, dead-time settings and bypass configurations have be chosen and set, then the boards can be operated.

- With power off, connect the input power supply bus to VIN and ground / return to GND.
- 2. With power off, connect the switch node (SW) of the half bridge to your circuit as required (half bridge configuration). Or use the provided pads for inductor (L1) and output capacitors (Cout), as shown in figure 7.
- With power off, connect the gate drive supply to VDD (J90, Pin-2) and ground return to GND (J90, Pin-1 indicated on the bottom side of the board).
- With power off, connect the input PWM control signal to PWM1 and/or PWM2 according to the input mode setting chosen and ground return to any of GND J80 pins indicated on the bottom side of the board.
- 5. Turn on the gate drive supply make sure the supply is set between 10 V and 15 V.
- 6. Turn on the controller / PWM input source.
- Making sure the initial input supply voltage is 0 V, turn on the power and slowly increase the voltage to the required value (do not exceed the absolute maximum voltage). Probe switch-node to see switching operation.
- 8. Once operational, adjust the PWM control, bus voltage, and load within the operating range and observe the output switching behavior, efficiency, and other parameters.
- 9. For shutdown, please follow steps in reverse.





Figure 7: (a) Single-PWM input buck converter (b) Dual-PWM input buck converter configurations showing the supply, anti-parallel diodes, output capacitor, inductor, PWM, and load connections with corresponding jumper positions.

#### **Boost Converter configuration**

Warning: Never operate the boost converter mode without a load, as the output voltage can increase beyond the maximum ratings.

To operate the board as a boost converter, either a single or dual PWM inputs can be chosen using the appropriate jumper settings on J630 (mode).

To select **Single Input Boost Mode**, the bypass jumper J640 <u>must</u> be set to the **no-bypass mode**, the boost mode J630 <u>must</u> be selected as shown in figure 8(a).

To select **Dual Input Boost Mode**, the bypass jumper J640 <u>may</u> be configured to any of the valid settings, the **dual-input mode** J630 **must** be selected as shown in figure 8(b).

**Note**: It is important to provide the correct PWM signals that includes dead-time and polarity when operating in bypass mode.

Once the input source, dead-time settings and bypass configurations have be chosen and set, then the boards can be operated.

- The inductor (L1) and input capacitors (labeled as Cout) can either be soldered onto the board, as shown in figure 8, or provided off board. Anti-parallel diodes can also be installed using the additional pads on the right side of the FETs.
- With power off, connect the input power supply bus to V<sub>OUT</sub> and ground / return to GND, or externally across the capacitor if the inductor L1 and Cout are provided externally. Connect the output voltage (labeled as VIN) to your circuit as required, e.g., resistive load.
- 3. With power off, connect the gate drive supply to V<sub>DD</sub> (J90, Pin-1) and ground return to GND (J90, Pin-2 indicated on the bottom side of the board).
- With power off, connect the input PWM control signal to PWM1 and/or PWM2 according to the input mode setting chosen and ground return to any of GND J2 pins indicated on the bottom side of the board.
- 5. Turn on the gate drive supply make sure the supply is between 10 V and 15 V.
- 6. Turn on the controller / PWM input source.
- Making sure the output is not open circuit, and the input supply voltage is initially 0 V, turn on the power and slowly increase the voltage to the required value (do not exceed the absolute maximum voltage). Probe switch-node to see switching operation.
- 8. Once operational, adjust the PWM control, bus voltage, and load within the operating range and observe the output switching behavior, efficiency, and other parameters. Observe device temperature for operational limits.
- 9. For shutdown, please follow steps in reverse.





Figure 8: (a) Single-PWM input boost converter (b) Dual-PWM input boost converter configurations showing the supply, inductor, anti-parallel diodes, output capacitor, PWM, and load connections with corresponding jumper settings.

#### **MEASUREMENT CONSIDERATIONS**

Measurement connections are shown in figure 9. Figure 10 shows an actual switch-node voltage measurement when operating the board as a buck converter.

When measuring the switch node voltage containing high-frequency content, care must be taken to provide an accurate high-speed measurement. An optional two pin header (J33) and an MMCX connector (J32) are provided for switch-node measurement.

A differential probe is recommended for measuring the high-side bootstrap voltage. IsoVu probes from Tektronix has mating MMCX connector.

For regular passive voltage probes (e.g. TPP1000) measuring switch node using MMCX connector, probe adaptor is available. PN: 206-0663-xx.

#### Note:

For information about measurement techniques, the EPC website offers: "ANO23 Accurately Measuring High Speed GaN Transistors" and the How to GaN educational video series, including: HTG09-Measurement



Figure 9: Measurement points (a) front side, (b) Back side



Figure 10: Typical switch-node waveform when operated as a buck converter

### SPECIAL FEATURE: GND - PGND DISCONNECT

The EPC9004C board has been provided with the ability to disconnect the signal ground (GND) from the power ground (PGND) which is useful for applications where a shunt is used in the PGND path. The grounds can be disconnected by removing R85 as shown in figure 11. Note that the NCP51820 gate driver has a maximum ground difference voltage limit of  $\pm 3.5 \, \text{V}$ .

#### THERMAL CONSIDERATIONS

The EPC9004C board is equipped with three mechanical spacers that can be used to easily attach a heat-spreader or heatsink as shown in figure 12 (a), and only requires a thermal interface material (TIM), a custom shape heat-spreader/heatsink, and screws. Prior to attaching a heat-spreader, any component exceeding 1 mm in thickness under the heat-spreader area will need to be removed from the board as shown in figure 12 (b).

The EPC9004C board is equipped with three mechanical spacers that can be used to easily attach a heat-spreader or heatsink as shown in figure 12 (a), and only requires a thermal interface material (TIM), a custom shape heat-spreader/heatsink, and screws. Prior to attaching a heat-spreader, any component exceeding 1 mm in thickness under the heat-spreader area will need to be removed from the board as shown in figure 12 (b).



Figure 11: GND – PGND disconnect warnings

Components to remove prior

to Heat-spreader attach



spreader attached.

The design of the heat-spreader is shown in figure 13 and can be made using **aluminum** or **tellurium copper** for higher performance.

The heat-spreader is held in place using countersunk screws that fasten to the mechanical spacers which will accept M2 x 0.4 mm thread screws such as McMasterCarr 91294A002.

When assembling the heatsink, it may be necessary add a thin insulation layer to prevent the heat-spreader from short circuiting with components that have exposed conductors such as capacitors and resistors, as shown in figure 13. **Note that the heat-spreader is ground connected by the lower most mounting post**. A rectangular opening in the insulator must be provided to allow the TIM to be placed over the FETs to be cooled with a minimum clearance of 3 mm on each side of the rectangle encompassing the FETs. The TIM will then be similar in size or slightly smaller than the opening in the insulator shown by the red dashed outline in figure 14.

EPC recommends Laird P/N: A14692-30, Tgard $^{\text{TM}}$  K52 with thickness of 0.051 mm the for the insulating material.

A TIM is added to improve the interface thermal conductance between the FETs and the attached heat exchanger. The choice of TIM needs to consider the following characteristics:

- Mechanical compliance During the attachment of the heat spreader, the TIM underneath is compressed from its original thickness to the vertical gap distance between the spacers and the FETs. This volume compression exerts a force on the FETs. A maximum compression of 2:1 is recommended for maximum thermal performance and to constrain the mechanical force which maximizes thermal mechanical reliability.
- Electrical insulation The backside of the eGaN FET is a silicon substrate that is connected to source and thus the upper FET in a half-bridge configuration is connected to the switch-node. To prevent short-circuiting the switch-node to the grounded thermal solution, the TIM must be of high dielectric strength to provide adequate electrical insulation in addition to its thermal properties.
- Thermal performance The choice of thermal interface material will affect the thermal performance of the thermal solution. Higher thermal conductivity materials is preferred to provide higher thermal conductance at the interface.



Figure 14: Insulator sheet details with opening for the TIM with location of the FETs

EPC recommends the following thermal interface materials:

t-Global
P/N: TG-A1780 X 0.5 mm (highest conductivity of 17.8 W/m·K)
t-Global
P/N: TG-A6200 X 0.5 mm (moderate conductivity of 6.2 W/m·K)
Bergquist
P/N: GP5000-0.02 (~0.5 mm with conductivity of 5 W/m·K)

• **Bergquist** P/N: GPTGP7000ULM-0.020 (conductivity of 7 W/m·K)

**NOTE**. The EPC9004C development board does not have any current or thermal protection on board. For more information regarding the thermal performance of EPC eGaN FETs, please consult:

D. Reusch and J. Glaser, *DC-DC Converter Handbook, a supplement to GaN Transistors for Efficient Power Conversion*, First Edition, Power Conversion Publications, 2015.

EPC9004C

# **Table 2: Bill of Materials**

| Item | Qty | Reference                                                              | Part Description                       | Manufacturer      | Part Number                                           |
|------|-----|------------------------------------------------------------------------|----------------------------------------|-------------------|-------------------------------------------------------|
| 1    | 10  | Cm1, Cm2, Cm3, Cm4, Cm5, Cm6, Cm7, Cm8, Cm9, Cm10                      | Capacitor, 150 nF 500 V                | KEMET             | C1210C154KCRAC7800                                    |
| 2    | 7   | Ci1, Ci2, Ci3, Ci4, Ci5, Ci6, Ci7                                      | Capacitor, 22 nF 500 V                 | KEMET             | C0805W223KCRAC7800                                    |
| 3    | 3   | C11, C100, C101                                                        | Capacitor, 1 μF 25 V XR7               | TDK               | C1608X7R1E105K080AB                                   |
| 4    | 1   | C60                                                                    | Capacitor, 100 nF 25 V 10% x7r Low ESL | TDK               | C1005X7R1E104K050BB                                   |
| 5    | 1   | C76                                                                    | Capacitor, 15 pF 50 V                  | TDK               | CGA2B2C0G1H150J050BA                                  |
| 6    | 3   | C80, C81, C83                                                          | Capacitor, 1 μF 25 V XR5               | TDK               | C1005X5R1E105K050BC                                   |
| 7    | 1   | C82                                                                    | Capacitor, 470 nF 25 V                 | TDK               | C2005X5R1E474K050BB,<br>GRT155R61E474ME01D            |
| 8    | 2   | C601, C602                                                             | Capacitor, 47 pF 50 V                  | Yageo             | CC0402JRNPO9BN470                                     |
| 9    | 6   | C610, C611, C612, C614, C615, C616                                     | Capacitor, 100 nF 25 V 10% x7r         | Yageo             | CC0402KRX7R8BB104                                     |
| 10   | 2   | C620, C625                                                             | Capacitor, 100 pF 50 V X7R 10%         | Yageo             | CC0402KRX7R9BB101,<br>CGA2B2NP01H101J050BA            |
| 11   | 1   | J3                                                                     | Bottom Side install                    | Amphenol          | 67997-272HLF                                          |
| 12   | 1   | J80                                                                    | Bottom Side install                    | Тусо              | 4-103185-0-04                                         |
| 13   | 1   | J90                                                                    | Bottom Side install                    | Тусо              | 4-103185-0-02                                         |
| 14   | 1   | J630, J640                                                             | 50 mil TH                              | Sullins           | GRPB032VWVN-RC                                        |
| 15   | 1   | JP640                                                                  | 'JMP_05_ <b>Blu</b> _wHndl             | Harwin Inc        | MEO 2020005                                           |
| 13   | '   |                                                                        | JMP_05_ <b>Red</b> _wHndl              | narwin inc        | M50-2020005                                           |
| 16   | 2   | Q1, Q2                                                                 | eGaN FET, 200 V 100 mΩ 5 A             | EPC               | EPC2012C                                              |
| 17   | 3   | R86, R90, R100                                                         | Resistor, 0 Ω 0.1 W                    | Panasonic         | ERJ-3GEY0R00V                                         |
| 18   | 2   | R620, R625                                                             | Resistor, 120 0.1 W                    | Yageo             | RC0603FR-07120RL                                      |
| 19   | 1   | R60                                                                    | Resistor, 2 1/16 W                     | Stackpole         | RMCF0402JT2R00,<br>RC0402FR-072RL                     |
| 20   | 3   | R70, R75, R77                                                          | Resistor, 2.2 0.1 W                    | Panasonic         | ERJ-2GEJ2R2X,<br>RMCF0402FT2R20                       |
| 21   | 12  | R71, R76, R601, R602, R603, R604,<br>R605, R621, R626, R73, R641, R643 | Resistor, 10 k 1/10                    | Yageo             | RC0402FR-0710KL,<br>RC0402JR-0710KL,<br>ERJ-2RKF1002X |
| 22   | 2   | R80, R82                                                               | Resistor, 20 Ω 1/16 W                  | Stackpole         | RMCF0402JT20R0                                        |
| 23   | 2   | R81, R83                                                               | Resistor, 2 Ω 1/16 W                   | Stackpole         | RMCF0402JT2R00                                        |
| 24   | 1   | R85                                                                    | Resistor, 0 Ω 1/16 W                   | Stackpole         | RMCF0402ZT0R00                                        |
| 25   | 2   | SO1, SO2, SO3                                                          | Spacer M2 1 mm                         | Wurth             | 9774010243R                                           |
| 26   | 1   | D62                                                                    | Diode, 600 V 200 mA                    | Rohm              | RFU02VSM6STR                                          |
| 27   | 2   | D620, D625                                                             | Diode, 30 V 30 mA                      | Diodes Inc.       | SDM03U40-7                                            |
| 28   | 4   | TP1, TP2, TP3, TP4                                                     | SMD probe loop                         | Keystone          | 5015                                                  |
| 29   | 1   | U80                                                                    | IC GATE DRVR HALF-BRIDGE HI SPD        | On Semi           | NCP51820AMNTWG                                        |
| 30   | 1   | U100                                                                   | IC REG LINEAR 5 V 250 MA 8DFN          | MicroChip         | MCP1703T-5002E/MC                                     |
| 31   | 4   | U610, U611, U612, U614                                                 | IC CONFIG MULTI-FUNC GATE 8-XSON       | Nexperia          | 74LVC1G99GT,115                                       |
| 32   | 2   | U615, U616                                                             | Bi directional SW 5 Ω 5.5 V            | Texas Instruments | SN74LVC1G66DBV                                        |

# **Table 3: Optional Components**

| Item | Qty | Reference   | Part Description | Manufacturer | Part Number         |
|------|-----|-------------|------------------|--------------|---------------------|
| 1    | 1   | L1          | TBD              | TBD          | TBD                 |
| 2    | 3   | J1, J2, J32 | SMD MMCX         | Molex        | 734152063           |
| 3    | 2   | C70, C75    | 100 pF 50 V      | Yageo        | CC0402KRX7R9BB101   |
| 4    | 1   | C87         | 100 nF 25 V      | TDK          | C1608X7R1E104K080AA |
| 5    | 1   | Cout        | TBD              | TBD          | TBD                 |
| 6    | 2   | D1, D2      | 400 V, 1 A       | Diodes Inc.  | SBR1U400P1-7        |
| 7    | 1   | J9          | 7.62 mm TH       | Wurth        | 691216410002        |
| 8    | 1   | J81         | 100 mil TH       | Тусо         | 4-103185-0-02       |
| 9    | 1   | R84         | 10 k 0.1 W       | Yageo        | RC0603JR-0710KL     |
| 10   | 2   | R11, R22    | 0 Ω 1/16 W       | Stackpole    | RMCF0402ZT0R00      |



Figure 15: EPC9004C Main schematic



DC Input 160 Vmax.



Power Stage Optional Diodes

Figure 16: EPC9004C Power Stage schematic



Figure 17: EPC9004C Gate Driver schematic

EPC - POWER CONVERSION TECHNOLOGY LEADER | EPC-CO.COM | ©2022 |

R625

D625

0603 120 0.1 W

SD M03U40-7 30 V 30 mA

**Deadtime Lower** Default = 10 ns

GRPB032VWVN-RC

Dual/Single PWM, Buck, and Boost Mode Selector

C625 0402 100 pF 50 V

R 626 0402 10 k 1/16 W GND

GRPB032VWVN-RC

**Bypass Mode Select** 

R643 0402 10 k 1/16 W GND

VCC

GND

R602 0402 10 k 1/16 W

C602 0402 47 pF 50 V

PolQlow

Polarity 0=Non-invert, 1= Invert

R604 0402 0402 0402 10 k 1/16 W | 10 k 1/16 W

R605

GND

EPC - POWER CONVERSION TECHNOLOGY LEADER | EPC-CO.COM | ©2022 |



Figure 19: EPC9004C Logic Supply Regulator schematic