

# Development Board

## EPC90143

# Quick Start Guide

*150 V Half-bridge with Gate Drive, Using EPC2305*

Revision 1.0



## DESCRIPTION

The EPC90143 is a half bridge development board with onboard gate driver, featuring the 150 V rated EPC2305 GaN field effect transistor (FET). The purpose of this development board is to simplify the evaluation process of the EPC2305 by including all the critical components on a single board that can be easily connected into the majority of existing converter topologies.

The EPC90143 development board measures 2" x 2" and contains two EPC2305 GaN FETs in a half bridge configuration. The EPC90143 features the On-Semi NCP51820 gate driver. The board contains all critical components, and the layout supports optimal switching performance. There are also various probe points to facilitate simple waveform measurement and efficiency calculation. A block diagram of the circuit is given in figure 1.

For more information on **EPC2305** please refer to the datasheet available from EPC at [www.epc-co.com](http://www.epc-co.com). The datasheet should be read in conjunction with this quick start guide.

Table 1: Performance Summary ( $T_A = 25^\circ\text{C}$ ) EPC90143

| Symbol    | Parameter                                        | Conditions                           | Min | Nominal | Max | Units |
|-----------|--------------------------------------------------|--------------------------------------|-----|---------|-----|-------|
| $V_{DD}$  | Gate Drive Regulator Supply Range                |                                      | 10  |         | 15  | V     |
| $V_{IN}$  | Bus Input Voltage Range <sup>(1)</sup>           |                                      |     |         | 120 | V     |
| $I_{OUT}$ | Switch Node Output Current <sup>(2)</sup>        |                                      |     | 25      | A   |       |
| $V_{PWM}$ | PWM Logic Input Voltage Threshold <sup>(3)</sup> | Input 'High'                         | 3.5 | 5.5     |     | V     |
|           |                                                  | Input 'Low'                          | 0   | 1.5     |     |       |
| $V_{EN}$  |                                                  | Input 'High'                         | 3.5 | 5.5     |     |       |
|           |                                                  | Input 'Low'                          | 0   | 1.5     |     |       |
|           | PWM 'High' State Input Pulse Width               | $V_{PWM}$ rise and fall time < 10 ns | 50  |         |     | ns    |
|           | PWM 'Low' State Input Pulse Width <sup>(4)</sup> | $V_{PWM}$ rise and fall time < 10 ns | 200 |         |     |       |

(1) Maximum input voltage depends on inductive loading, maximum switch node ringing must be kept under 150 V for EPC2305.

(2) Maximum current depends on die temperature – actual maximum current is affected by switching frequency, bus voltage and thermal cooling.

(3) When using the on-board logic buffers, refer to the NCP51820 datasheet when bypassing the logic buffers.

(4) Limited by time needed to 'refresh' high side bootstrap supply voltage.



EPC90143 development board



Figure 1: Functional block diagram overview of the EPC90143 board

## QUICK START PROCEDURE

The EPC90143 development board is easy to set up as a buck or boost converter to evaluate the performance of the two EPC2305 eGaN FETs. In addition to the deadtime features of the NCP51820 gate driver, this board includes a dead-time generating circuit that adds a delay from when the gate signal of one FET is commanded to turn off, to when the gate signal of the other FET is commanded to turn on. In the default configuration, the NCP51820 gate driver is set mode D (no-dead time, no-cross conduction protection - refer to datasheet for NCP51820) and the dead time circuit thus ensures that both the high and low side FETs will not be turned on at the same time thus preventing a shoot-through condition. The dead-time and/or polarity changing circuits can be utilized or bypassed for added versatility.

### Single/dual PWM signal input settings

There are two PWM signal input ports on the board, PWM1 and PWM2. Both input ports are used as inputs in dual-input mode where PWM1 connects to the upper FET and PWM2 connects to the lower FET. The PWM1 input port is used as the input in single-input mode where the circuit will generate the required complementary PWM for the FETs. The input mode is set by choosing the appropriate jumper positions for J630 (mode selection) as shown in figure 2(a) for a **single-input buck converter** (blue) jumper across pins 1 & 2 of J630, (b) for a **single-input boost converter** (blue) jumpers across pins 3 & 4 of J630, and (c) for a **dual input operation** (blue) jumpers across pins 5 & 6 of J630..

**Note:** In dual mode there is no shoot-through protection as both gate signals can be set high at the same time. Refer to the NCP51820 datasheet for details on setting the dead time using R84 and R86.

### Dead-time settings

*Dead-time* is defined as the time between when one FET turns off and the other FET turns on, and for this board is referenced to the input of the gate driver. The dead-time can be set to a specific value where resistor R620 delays the turn on of the upper FET and resistor R625 delays the turn on of the lower FET as illustrated in figure 3.

The required resistance for the desired dead-time setting can be read off the graph in figure 4. An example for 10 ns dead-time setting shows that a 120  $\Omega$  resistor is needed.

**Note:** This is the default deadtime and resistor value installed. A minimum dead-time of is 5 ns and maximum of 15 ns is recommended.



Figure 2: Input mode selection on J630



Figure 3: Definition of dead-time between the upper-FET gate signal (DTQup) and the lower-FET gate signal (DTQlow)



Figure 4: The required resistance values for R620 or R625 as a function of desired dead-time

## Bypass settings

Both the polarity changer and the deadtime circuits can be bypassed using the jumper settings on J640 (Bypass), for direct access to the gate driver input. There are three bypass options: 1) No bypass, 2) Dead-time bypass, 3) Full bypass. The jumper positions for J640 for all three bypass options are shown in figure 5. .

In **no-bypass mode**, figure 5(a) (red jumper across pins 5 & 6 of J640), both the on-board polarity and dead-time circuits are fully utilized.

In **dead-time bypass mode**, figure 5(b) (red jumpers across pins 3 & 4 of J640), only the on-board polarity changer circuit is utilized, effectively bypassing the dead-time circuit.

In **full bypass mode**, Figure 5(c) (red jumper across pins 1 & 2 of J640), the inputs to the gate driver are directly connected to the PWM1 and PWM2 pins and the on-board polarity and dead-time circuits are not utilized. Furthermore, the dead-time settings for the NCP51820 gate driver can now be utilized by placing the NCP51820 gate driver in either Mode B or C. This can be done by changing the values of or installing the following components: R84, R86 and C87. Refer to the NCP51820 datasheet for details.

## Enable Function

An enable input is available, shown in figure 1, that can be used to turn off both FETs regardless of operating mode. Refer to the NCP51820 datasheet for additional details. If this function is not needed, then leave the connection (J81) empty and the gate driver will be enabled (default setting). Figure 6 shows three configurations that can be used for the enable function:

- a) **Using a shorting jumper or switch.** When the enable terminals (J81) are **shorted** together, the gate driver will be **disabled**. When the enable terminals (J81) are **open**, then the gate driver will be **enabled**.
  - b) **Using a transistor as a switch.** This configuration is similar to (a) except that an open collector/drain transistor, such as a MOSFET or BJT, is used instead of a mechanical switch. The transistor must be rated to at least 10 V and be able to carry at least 20 mA. Note that pin 1 of the enable function (J81) is connected to the ground of the development board and hence the corresponding drive voltage/current needs to be referenced to the same ground.
  - c) **Using a voltage source to drive the enable function.** In this configuration a voltage source directly drives the enable/disable function. When the applied voltage exceeds 3.5 V then the gate driver will be **enabled**. When the drive voltage falls **below 1.5 V** then the gate driver will be **disabled**. The voltage source must be capable of sinking and sourcing at least 20 mA. **Warning: In this configuration do not exceed the input voltage ratings of the gate driver.** Refer to the **NCPE1820 datasheet** for additional details.



Figure 5: Bypass mode Jumper settings for J640

## Bypass mode warnings

- ***It is important to provide the correct PWM signals that includes dead-time and polarity for either buck or boost operation when making use of bypass modes.***
  - When operating in ***full bypass mode***, the input signal specifications revert to that of the NCP51820 gate driver IC. Refer to the NCP51820 datasheet for details.



Figure 6: Enable function configurations

## Buck converter configuration

To operate the board as a buck converter, either a single or dual PWM inputs can be chosen using the appropriate jumper settings on J630 (mode).

To select **Single Input Buck Mode**, the bypass jumper J640 **must** be set to the **no-bypass mode**, the **buck mode** J630 **must** be selected as shown in figure 7(a).

To select **Dual Input Buck Mode**, the bypass jumper J640 **may** be configured to any of the valid settings, the dual-input mode J630 **must** be selected as shown in figure 7(b).

**Note:** It is important to provide the correct PWM signals that includes dead-time and polarity when operating in bypass mode.

Once the input source, dead-time settings and bypass configurations have been chosen and set, then the boards can be operated.

1. With power off, connect the input power supply bus to VIN and ground / return to GND.
2. With power off, connect the switch node (SW) of the half bridge to your circuit as required (half bridge configuration). Or use the provided pads for inductor (L1) and output capacitors (Cout), as shown in figure 8.
3. With power off, connect the gate drive supply to VDD (J90, Pin-2) and ground return to GND (J90, Pin-1) indicated on the bottom side of the board.
4. With power off, connect the input PWM control signal to PWM1 and/or PWM2 according to the input mode setting chosen and ground return to any of GND J80 pins indicated on the bottom side of the board.
5. Turn on the gate drive supply – make sure the supply is between 10 V and 15 V.
6. Turn on the controller / PWM input source.
7. Making sure the initial input supply voltage is 0 V, turn on the power and slowly increase the voltage to the required value (**do not exceed the absolute maximum voltage**). Probe switch-node to see switching operation.
8. Once operational, adjust the PWM control, bus voltage, and load within the operating range and observe the output switching behavior, efficiency, and other parameters.
9. For shutdown, please follow steps in reverse.



(a)



(b)

Figure 7: (a) Single-PWM input buck converter (b) Dual-PWM input buck converter configurations showing the supply, anti-parallel diodes, output capacitor, inductor, PWM, and load connections with corresponding jumper positions.

## Boost Converter configuration

**Warning: Never operate the boost converter mode without a load, as the output voltage can increase beyond the maximum ratings.**

To operate the board as a boost converter, either a single or dual PWM inputs can be chosen using the appropriate jumper settings on J630 (mode).

To select **Single Input Boost Mode**, the bypass jumper J640 **must** be set to the **no-bypass mode**, the boost mode J630 **must** be selected as shown in figure 8(a).

To select **Dual Input Boost Mode**, the bypass jumper J640 **may** be configured to any of the valid settings, the **dual-input mode** J630 **must** be selected as shown in figure 8(b).

**Note:** It is important to provide the correct PWM signals that includes dead-time and polarity when operating in bypass mode.

Once the input source, dead-time settings and bypass configurations have been chosen and set, then the boards can be operated.

1. The inductor (L1) and input capacitors (labeled as Cout) can either be soldered onto the board, as shown in figure 8, or provided off board. Anti-parallel diodes can also be installed using the additional pads on the right side of the FETs.
2. With power off, connect the input power supply bus to VOUT and ground / return to GND, or externally across the capacitor if the inductor L1 and Cout are provided externally. Connect the output voltage (**labeled as VIN**) to your circuit as required, e.g., resistive load.
3. With power off, connect the gate drive supply to V<sub>DD</sub> (J90, Pin-2) and ground return to GND (J90, Pin-1 indicated on the bottom side of the board).
4. With power off, connect the input PWM control signal to PWM1 and/or PWM2 according to the input mode setting chosen and ground return to any of GND J80 pins indicated on the bottom side of the board.
5. Turn on the gate drive supply – make sure the supply is between 10 V and 15 V.
6. Turn on the controller / PWM input source.
7. **Making sure the output is not open circuit**, and the input supply voltage is initially 0 V, turn on the power and slowly increase the voltage to the required value (**do not exceed the absolute maximum voltage**). Probe switch-node to see switching operation.
8. Once operational, adjust the PWM control, bus voltage, and load within the operating range and observe the output switching behavior, efficiency, and other parameters. Observe device temperature for operational limits.
9. For shutdown, please follow steps in reverse.



Figure 8: (a) Single-PWM input boost converter (b) Dual-PWM input boost converter configurations showing the supply, inductor, anti-parallel diodes, input capacitor, PWM, and load connections with corresponding jumper settings.

## MEASUREMENT CONSIDERATIONS

Measurement connections are shown in figure 9.

When measuring the switch node voltage containing high-frequency content, care must be taken to provide an accurate high-speed measurement. An optional two pin header (J33) is provided for switch-node measurement.

A differential probe is recommended for measuring the high-side gate voltage (J1). IsoVu probes from Tektronix have a mating MMCX connector.

For regular passive voltage probes (e.g. TPP1000) measuring switch node using MMCX connector, probe adaptor is available. PN: 206-0663-xx.

**Note:** For information about measurement techniques, the EPC website offers: [“AN023 Accurately Measuring High Speed GaN Transistors”](#) and the How to GaN educational video series, including: [HTG09-Measurement](#)



Figure 9: Measurement points (a) top side, (b) bottom side

## SPECIAL FEATURE: GND–PGND DISCONNECT

The EPC90143 board has been provided with the ability to disconnect the signal ground (GND) from the power ground (PGND) which is useful for applications where a shunt is used in the PGND path. The grounds can be disconnected by removing R85 as shown in figure 10.

**Note:** that the NCP51820 gate driver has a maximum ground difference voltage limit of  $\pm 3.5$  V.



Figure 10: GND – PGND disconnect warnings

## THERMAL CONSIDERATIONS

The EPC90143 board is equipped with three mechanical spacers that can be used to easily attach a heat-spreader or heatsink as shown in figure 11(a), and only requires a thermal interface material (TIM), a custom shape heat-spreader/heatsink, and screws. Prior to attaching a heat-spreader, any component exceeding 1 mm in thickness under the heat-spreader area will need to be removed from the board as shown in figure 9 (b).



(a)

- Components that need to be removed *prior* to Heat-spreader attach
- ⊕ Spacers for heat-spreader attach



(b)



(c)

Figure 11: Details for attaching a heatsink to the development board.  
(a) 3D perspective, (b) top view details, (c) Assembled view with heat-spreader attached.

The design of the heat-spreader is shown in figure 12 and can be made using **aluminum** or **tellurium copper** for higher performance.

The heat-spreader is held in place using countersunk screws that fasten to the mechanical spacers which will accept M2 x 0.4 mm thread screws such as McMasterCarr 91294A002.

When assembling the heatsink, it may be necessary add a thin insulation layer to prevent the heat-spreader from short circuiting with components that have exposed conductors such as capacitors and resistors, as shown in figure 13. **Note that the heat-spreader is ground connected by the lower most mounting post. A rectangular opening in the insulator must be provided to allow the TIM to be placed over the FETs to be cooled with a minimum clearance of 3 mm on each side of the rectangle encompassing the FETs.** The TIM will then be similar in size or slightly smaller than the opening in the insulator shown by the red dashed outline in figure 13.

EPC recommends Laird P/N: A14692-30, Tgard™ K52 with thickness of 0.051 mm the for the insulating material.

A TIM is added to improve the interface thermal conductance between the FETs and the attached heat-spreader. The choice of TIM needs to consider the following characteristics:

- **Mechanical compliance** – During the attachment of the heat spreader, the TIM underneath is compressed from its original thickness to the vertical gap distance between the spacers and the FETs. This volume compression exerts a force on the FETs. A maximum compression of 2:1 is recommended for maximum thermal performance and to constrain the mechanical force which maximizes thermal mechanical reliability.
- **Electrical insulation** – The backside of the eGaN FET is a silicon substrate that is connected to source and thus the upper FET in a half-bridge configuration is connected to the switch-node. To prevent short-circuiting the switch-node to the grounded thermal solution, the TIM must be of high dielectric strength to provide adequate electrical insulation in addition to its thermal properties.
- **Thermal performance** – The choice of thermal interface material will affect the thermal performance of the thermal solution. Higher thermal conductivity materials is preferred to provide higher thermal conductance at the interface.



Figure 12: Heat-spreader details



Figure 13: Insulator sheet details with opening for the TIM with location of the FETs

EPC recommends the following thermal interface materials:

- **t-Global** P/N: TG-A1780 X 0.5 mm (highest conductivity of 17.8 W/m·K)
- **t-Global** P/N: TG-A620 X 0.5 mm (moderate conductivity of 6.2 W/m·K)
- **Bergquist** P/N: GP5000-0.02 (~0.5 mm with conductivity of 5 W/m·K)
- **Bergquist** P/N: GPTGP7000ULM-0.020 (conductivity of 7 W/m·K)

**NOTE.** The EPC90143 development board does not have any current or thermal protection on board. For more information regarding the thermal performance of EPC eGaN FETs, please consult:

D. Reusch and J. Glaser, **DC-DC Converter Handbook, a supplement to GaN Transistors for Efficient Power Conversion**, First Edition, Power Conversion Publications, 2015.

## EXPERIMENTAL VALIDATION

The performance of EPC90143 was tested under the operating conditions given in table 2 unless otherwise specified.

A heat-spreader per figures 12 and 13 with t-Global TG-A1780 thermal interface material (TIM) and a heatsink from Wakefield Vette 567-24AB using the same TIM was added to the board prior to testing at high current.

Additional input and output capacitance are added to suppress input and output voltage ripple at high output current as shown in Table 2.

Table 2: Test Conditions

| Parameter                            | Max | Units                  |
|--------------------------------------|-----|------------------------|
| Regulated Input voltage              | 120 | V                      |
| Regulated Output voltage             | 30  |                        |
| Switching frequency ( $f_s$ )        | 100 | kHz                    |
| Inductor (mounted on EPC90143)       | 47  | $\mu$ H <sup>(1)</sup> |
| Additional Input capacitance (min.)  | 5   | $\mu$ F <sup>(2)</sup> |
| Additional Output capacitance (min.) | 5   | $\mu$ F <sup>(3)</sup> |
| Maximum case temperature             | 110 | °C                     |
| Dead time                            | 10  | ns                     |

(1) 47  $\mu$ H inductor from Coilcraft, P/N AGP4233-473ME

(2) Capacitors used: 1  $\mu$ F, 250 V, x5 (P/N: C5750X7R2E105M230KA)

(3) Capacitors used: 1  $\mu$ F, 250 V, x5 (P/N: C5750X7R2E105M230KA)

## ELECTRICAL PERFORMANCE

### Measure Waveforms



Figure 14: Measured inductor current and switch node waveforms when operating from 120 V at 100 kHz and delivering 0 A into a 30 V load

## Measure Waveforms (continued)



Figure 15: Measured inductor current and switch node waveforms when operating from 120 V at 100 kHz and delivering 10 A into a 30 V load



Figure 16: Measured inductor current and switch node waveforms when operating from 120 V at 100 kHz and delivering 30 A into a 30 V load

## EFFICIENCY and POWER LOSSES

Figure 17 shows the efficiency and power loss results when operating from 120 V to 30 V at various switching frequencies using a 47  $\mu$ H inductor.



Figure 17: Measured efficiency and power loss operating at various switching frequencies and using  $L = 47 \mu\text{H}$

## THERMAL PERFORMANCE

Figure 18 shows the thermal performance of the board fitted with a heatsink and heat-spreader when operating at 120 V delivering 30 V into the load with 1000-1500 LFM (high) airflow.



Figure 18: Measured thermal image and thermal couple readings of case temperature when operating under the following conditions:  $f_s = 100 \text{ kHz}$ ,  $I_{\text{OUT}} = 30 \text{ A}$  output,  $25^\circ\text{C}$  ambient and high air flow

## THERMAL DERATING

Using the thermal setup for the board, additional testing at 500 LFM and 1000 LFM was conducted to determine the ambient temperature derating for the board with and without a heatsink attached. The temperature rise as function of load current is measured and the derating curves generated for a maximum case temperature of 110°C and shown in figure 19 for various switching frequencies.



Figure 19: Typical thermal derating curve for two air flow rates, with and without a heatsink attached, measured with the board operating at various switching frequencies and using a 47  $\mu$ H inductor

For support files including schematic, Bill of Materials (BOM), and gerber files please visit the EPC90143 landing page at: <https://epc-co.com/epc/Products/DemoBoards/EPC90143.aspx>